Universal Host Controller Interface: Difference between revisions

From OSDev.wiki
Jump to navigation Jump to search
[unchecked revision][unchecked revision]
Content added Content deleted
(Added link to copy of UHCI spec and corrected PCI Configuration space I/O Port Base Address information. Originally it incorrectly stated that base address could be found in BAR0. It is actually found in BAR4 (as per spec).)
(Added Port Status Registers)
Line 30: Line 30:
|}
|}


[[Category:USB]]


=== Port 1/2 Status/Control Registers ===

{| {{wikitable}}
! Bits
! Name
! Description
|-
| 15-13 || Reserved ||
|-
| 12 || Suspend ||
|-
| 11-10 || Reserved ||
|-
| 9 || Reset ||
|-
| 8 || Low Speed ||
|-
| 7 || Reserved || (Must be 1)
|-
| 6 || Resume Detected ||
|-
| 5-4 || Line Status ||
|-
| 3 || Port Enable Changed ||
|-
| 2 || Port Enabled ||
|-
| 1 || Connected Changed ||
|-
| 0 || Connected ||
|-
|}

[[Category:USB]]


== References ==
== References ==

Revision as of 20:03, 17 April 2017

Universal Host Controller Interface (UHCI) was created by Intel as an implementation of the USB 1.0 host controller interface. Along with OHCI, it makes up the USB 1.0 standard.

Technical Details

The UHCI specification defines a set of I/O mapped registers that allow communication between the controller and the operating system. The base address for these registers can be found by searching the PCI controller for a specific VendorID/DeviceID combination, or for a specific ClassID/SubclassID/Interface combination. All UHCI PCI controllers will have a Class ID of 0x0C, a Subclass ID of 0x03, and an Interface value of 0x00. The PCI Configuration space for this device will contain the I/O port address information in BAR4. This may be different from other standards such as OHCI or EHCI.

I/O Registers

Offset (Hex) Name Description
00 USBCMD Usb Command
02 USBSTS Usb Status
04 USBINTR Usb Interrupt Enable
06 FRNUM Frame Number
08 FRBASEADD Frame List Base Address
0C SOFMOD Start Of Frame Modify
10 PORTSC1 Port 1 Status/Control
12 PORTSC2 Port 2 Status/Control


Port 1/2 Status/Control Registers

Bits Name Description
15-13 Reserved
12 Suspend
11-10 Reserved
9 Reset
8 Low Speed
7 Reserved (Must be 1)
6 Resume Detected
5-4 Line Status
3 Port Enable Changed
2 Port Enabled
1 Connected Changed
0 Connected

References

  1. Copy of Intel UHCI standard from NetBSD.org