It contains the Physical Base Address of the Page Directory. In PAE mode, it is the base of the PDPT, and in Long Mode the PML4T.
Note that this must be page aligned.
CR4
bit
label
description
0
vme
virtual 8086 mode extensions
1
pvi
protected mode virtual interrupts
2
tsd
time stamp disable
3
de
debugging extensions
4
pse
page size extension
5
pae
physical address extension
6
mce
machine check exception
7
pge
page global enable
8
pce
performance monitoring counter enable
9
osfxsr
os support for fxsave and fxrstor instructions
10
osxmmexcpt
os support for unmasked simd floating point exceptions
13
vmxe
virtual machine extensions enable
14
smxe
safer mode extensions enable
17
pcide
pcid enable
18
osxsave
xsave and processor extended states enable
20
smep
supervisor mode executions protection enable
21
smap
supervisor mode access protection enable
Debug registers
DR0 - DR3
Contain linear addresses of up to 4 breakpoints. If paging is enabled, they are translated to physical addresses.
DR6
It permits the debugger to determine which debug conditions have occured. When an enabled debug exception is enabled, low order bits 0-3 and set before entering debug exception handler.